User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1533
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register RX_thres_REG Details
Register (qspi) GPIO
Register GPIO Details
Register (qspi) LPBK_DLY_ADJ
Reset Value 0x00000001
Description RX FIFO Threshold Register
Field Name Bits Type Reset Value Description
Threshold_of_RX_FIF
O
31:0 rw 0x1 Defines the level at which the RX FIFO not empty
interrupt is generated
Name GPIO
Relative Address 0x00000030
Absolute Address 0xE000D030
Width 32 bits
Access Type rw
Reset Value 0x00000001
Description General Purpose Inputs and Outputs Register for the Quad-SPI Controller core
Field Name Bits Type Reset Value Description
reserved 31:1 rw 0x0 Reserved for future GPIO.
WP_N 0 rw 0x1 Write Protect.
Write Protect output for flash devices supporting
this function.
Active low (may be inverted externally to the core
if required for flash devices requiring active high
write protect signal.)
Name LPBK_DLY_ADJ
Relative Address 0x00000038
Absolute Address 0xE000D038
Width 32 bits
Access Type rw
Reset Value 0x00000033
Description Loopback Master Clock Delay Adjustment Register