User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1534
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register LPBK_DLY_ADJ Details
Register for adjusting the internal loopback clock delay for read data capturing.
This feature is only active if bit 5 is set AND if the baud rate divisor in reg 0x00 is programmed to 2 (i.e.,
000).
Register (qspi) TXD1
Register TXD1 Details
Register (qspi) TXD2
Field Name Bits Type Reset Value Description
reserved 31:9 rw 0x0 Reserved.
LPBK_SEL 8 rw 0x0 Set to 0, do not modify
LPBK_PH 7 rw 0x0 Set to 0, do not modify
reserved 6 rw 0x0 Set to 0, do not modify
USE_LPBK 5 rw 0x1 Use internal loopback master clock for read data
capturing when baud rate divisor (reg 0x00) is 2
DLY1 4:3 rw 0x2 Must be set to 00 if Loopback clk used
DLY0 2:0 rw 0x3 Must be set to 00 if Loopback clk used
Name TXD1
Software Name TXD_01
Relative Address 0x00000080
Absolute Address 0xE000D080
Width 32 bits
Access Type wo
Reset Value 0x00000000
Description Transmit Data Register. Keyhole addresses for the Transmit data FIFO.
Field Name Bits Type Reset Value Description
TXD 31:0 wo 0x0 Data to TX FIFO, for 1-byte instruction, not for
normal data transfer.
In little endian mode (default), only bits 7:0 are
valid, bits 31:8 are ignored.
In big endian mode, only the 8 MS bits are valid.
Name TXD2
Software Name TXD_10
Relative Address 0x00000084