User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1535
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register TXD2 Details
Register (qspi) TXD3
Register TXD3 Details
Register (qspi) LQSPI_CFG
Absolute Address 0xE000D084
Width 32 bits
Access Type wo
Reset Value 0x00000000
Description Transmit Data Register. Keyhole addresses for the Transmit data FIFO.
Field Name Bits Type Reset Value Description
TXD 31:0 wo 0x0 Data to TX FIFO, for 2-byte instruction, not for
normal data transfer.
In little endian mode (default), only bits 15:0 are
valid, bits 31:16 are ignored.
In big endian mode, only the 16 MS bits are valid.
Name TXD3
Software Name TXD_11
Relative Address 0x00000088
Absolute Address 0xE000D088
Width 32 bits
Access Type wo
Reset Value 0x00000000
Description Transmit Data Register. Keyhole addresses for the Transmit data FIFO.
Field Name Bits Type Reset Value Description
TXD 31:0 wo 0x0 Data to TX FIFO, for 3-byte instruction, not for
normal data transfer.
In little endian mode (default), only bits 23:0 are
valid, bits 31:24 are ignored.
In big endian mode, only the 24 MS bits are valid.
Name LQSPI_CFG
Software Name LQSPI_CR
Relative Address 0x000000A0