User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1537
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (qspi) LQSPI_STS
MODE_ON 24 rw 0x1 This bit is only relevant if bit 25 is set, else it is
ignored.
If this bit is set, instruction code is only sent for the
very first read transfer.
If this bit is clear, instruction code will be sent for
all read transfers.
This bit is configured in association with the
MODE_BITS.
For Winbond devices, this bit MUST BE SET if the
MODE_BITS are 8'bxx10xxxx, else this bit MUST
BE CLEAR.
MODE_BITS 23:16 rw 0xA0 These bits are only relevant if bit 25 is set, else it is
ignored.
If bit 25 is set, this value is required for both dual
I/O read and quad I/O read.
See vendor's datasheet for more information.
For Winbond's device, the continuous read mode
value is 8'bxx10xxxx to skip the instruction code
for the next read transfer, else instruction code is
sent for all read transfers.
Bit 24 has to be configured accordingly with this
value.
reserved 15:11 rw x Reserved, value is undefined when read.
DUMMY_BYTE
(DUMMY)
10:8 rw 0x2 Number of dummy bytes between address and
return read data
INST_CODE
(INST)
7:0 rw 0xEB Read instruction code.
The known read instruction codes are:
8'h03 - Read
8'h0B - Fast read
8'h3B - Fast read dual output
8'h6B - Fast read quad output
8'hBB - Fast read dual I/O
8'hEB - Fast read quad I/O
Name LQSPI_STS
Software Name LQSPI_SR
Relative Address 0x000000A4
Absolute Address 0xE000D0A4
Width 9 bits
Access Type rw
Field Name Bits Type Reset Value Description