User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1547
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (sdio) Response0
Note: This register is the first in an array of 4 identical registers listed in the table below. The details
provided in this section apply to the entire array.
Register Response0 to Response3 Details
Register (sdio) Buffer_Data_Port
Register Buffer_Data_Port Details
Name Response0
Relative Address 0x00000010
Absolute Address sd0: 0xE0100010
sd1: 0xE0101010
Width 32 bits
Access Type ro
Reset Value 0x00000000
Description Response register
Name Address
Response0 0xe0100010
Response1 0xe0100014
Response2 0xe0100018
Response3 0xe010001c
Field Name Bits Type Reset Value Description
Command_Response 31:0 ro 0x0 command responses registers
Name Buffer_Data_Port
Relative Address 0x00000020
Absolute Address sd0: 0xE0100020
sd1: 0xE0101020
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Buffer data port register
Field Name Bits Type Reset Value Description
Buffer_Data 31:0 rw 0x0 The Host Controller Buffer can be accessed
through this 32-bit Data Port Register.