User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1549
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Card_Inserted 16 ro 0x0 This bit indicates whether a card has been
inserted. Changing from 0 to 1 generates a Card
Insertion interrupt in the Normal Interrupt Status
register and changing from 1 to 0 generates a Card
Removal Interrupt in the Normal Interrupt Status
register. The Software Reset For All in the
Software Reset register shall not affect this bit. If a
Card is removed while its power is on and its
clock is oscillating, the HC shall clear SD Bus
Power in the Power Control register and SD Clock
Enable in the Clock control register. In addition
the HD should clear the HC by the Software Reset
For All in Software register. The card detect is
active regardless of the SD Bus Power.
0 - Reset or Debouncing or No Card
1 - Card Inserted
reserved 15:12 ro 0x0 Reserved
Buffer_Read_Enable 11 ro 0x0 This status is used for non-DMA read transfers.
This read only flag indicates that valid data exists
in the host side buffer status. If this bit is 1,
readable data exists in the buffer. A change of this
bit from 1 to 0 occurs when all the block data is
read from the buffer. A change of this bit from 0 to
1 occurs when all the block data is ready in the
buffer and generates the Buffer Read Ready
Interrupt.
0 - Read Disable
1 - Read Enable.
Buffer_Write_Enable 10 ro 0x0 This status is used for non-DMA write transfers.
This read only flag indicates if space is available
for write data. If this bit is 1, data can be written to
the buffer. A change of this bit from 1 to 0 occurs
when all the block data is written to the buffer. A
change of this bit from 0 to 1 occurs when top of
block data can be written to the buffer and
generates the Buffer Write Ready Interrupt.
0 - Write Disable
1 - Write Enable.
Field Name Bits Type Reset Value Description