User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1556
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register Clock_Control_Timeout_control_Software_reset Details
Absolute Address sd0: 0xE010002C
sd1: 0xE010102C
Width 27 bits
Access Type mixed
Reset Value 0x00000000
Description Clock Control register
Timeout control register
Software reset register
Field Name Bits Type Reset Value Description
Software_Reset_for_D
AT_Line
26 rw 0x0 Only part of data circuit is reset. The following
registers and bits are cleared by this bit:
Buffer Data Port Register
Buffer is cleared and Initialized.
Present State register
Buffer read Enable
Buffer write Enable
Read Transfer Active
Write Transfer Active
DAT Line Active
Command Inhibit (DAT)
Block Gap Control register
Continue Request
Stop At Block Gap Request
Normal Interrupt Status register
Buffer Read Ready
Buffer Write Ready
Block Gap Event
Transfer Complete
1 - Reset
0 - Work
Software_Reset_for_C
MD_Line
25 rw 0x0 Only part of command circuit is reset. The
following registers and bits are cleared by this bit:
Present State register
Command Inhibit (CMD)
Normal Interrupt Status register
Command Complete
1 - Reset
0 - Work