User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1557
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Software_Reset_for_All 24 rw 0x0 This reset affects the entire HC except for the card
detection circuit. Register bits of type ROC, RW,
RW1C, RWAC are cleared to 0. During its
initialization, the HD shall set this bit to 1 to reset
the HC. The HC shall reset this bit to 0 when
capabilities registers are valid and the HD
can read them. Additional use of Software Reset
For All may not affect the value of the Capabilities
registers. If this bit is set to 1, the SD card shall
reset itself and must be re initialized by the HD.
1 - Reset
0 - Work
reserved 23:20 ro 0x0 Reserved
Data_Timeout_Counter
_Value_
19:16 rw 0x0 This value determines the interval by which DAT
line time-outs are detected. Refer to the Data
Timeout Error in the Error Interrupt Status
register for information on factors that dictate
Timeout generation. Timeout clock frequency will
be generated by dividing the sdclockTMCLK by
this value. When setting this register, prevent
inadvertent Timeout events by clearing the Data
Time-out Error Status Enable (in the Error
Interrupt Status Enable register)
1111 - Reserved
1110 - TMCLK * 2^27
------------------------------
------------------------------
0001 - TMCLK * 2^14
0000 - TMCLK * 2^13
Field Name Bits Type Reset Value Description