User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1563
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Buffer_Write_Ready 4 wtc 0x0 This status is set if the Buffer Write Enable
changes from 0 to 1.
0 - Not Ready to Write Buffer.
1 - Ready to Write Buffer.
DMA_Interrupt 3 wtc 0x0 This status is set if the HC detects the Host
DMA Buffer Boundary in the Block Size
register.
0 - No DMA Interrupt
1 - DMA Interrupt is Generated
Block_Gap_Event 2 wtc 0x0 If the Stop At Block Gap Request in the Block
Gap Control Register is set, this bit is set.
Read Transaction:
This bit is set at the falling edge of the DAT
Line Active Status (When the transaction is
stopped at SD Bus timing. The Read Wait
must be supported in order to use this function).
Write Transaction:
This bit is set at the falling edge of Write
Transfer Active Status (After getting CRC status
at SD Bus timing).
0 - No Block Gap Event
1 - Transaction stopped at Block
Gap
Field Name Bits Type Reset Value Description