User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1565
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register Normal_interrupt_status_enable_Error_interrupt_status_enable Details
Absolute Address sd0: 0xE0100034
sd1: 0xE0101034
Width 30 bits
Access Type mixed
Reset Value 0x00000000
Description Normal interrupt status enable register
Error interrupt status enable register
Field Name Bits Type Reset Value Description
Ceata_Error_Status_En
able
29 rw 0x0 0 - Masked
1 - Enabled
Target_Response_Error
_Status_Enable
28 rw 0x0 0 - Masked
1 - Enabled
reserved 27:26 ro 0x0 Reserved
ADMA_Error_Status_E
nable
25 rw 0x0 0 - Masked
1 - Enabled
Auto_CMD12_Error_St
atus_Enable
24 rw 0x0 0 - Masked
1 - Enabled
Current_Limit_Error_S
tatus_Enable
23 rw 0x0 0 - Masked
1 - Enabled
Data_End_Bit_Error_St
atus_Enable
22 rw 0x0 0 - Masked
1 - Enabled
Data_CRC_Error_Statu
s_Enable
21 rw 0x0 0 - Masked
1 - Enabled
Data_Timeout_Error_S
tatus_Enable
20 rw 0x0 0 - Masked
1 - Enabled
Command_Index_Erro
r_Status_Enable
19 rw 0x0 0 - Masked
1 - Enabled
Command_End_Bit_Er
ror_Status_Enable
18 rw 0x0 0 - Masked
1 - Enabled
Command_CRC_Error
_Status_Enable
17 rw 0x0 0 - Masked
1 - Enabled
Command_Timeout_Er
ror_Status_Enable
16 rw 0x0 0 - Masked
1 - Enabled
Fixed_to_0 15 ro 0x0 The HC shall control error Interrupts using the
Error Interrupt Status Enable register.
reserved 14:11 ro 0x0 Reserved