User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1567
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register Normal_interrupt_signal_enable_Error_interrupt_signal_enable Details
Reset Value 0x00000000
Description Normal interrupt signal enable register
Error interrupt signal enable register
Field Name Bits Type Reset Value Description
Ceata_Error_Signal_En
able
29 rw 0x0 0 - Masked
1 - Enabled
Target_Response_Error
_Signal_Enable
28 rw 0x0 0 - Masked
1 - Enabled
reserved 27:26 ro 0x0 Reserved
ADMA_Error_Signal_
Enable
25 rw 0x0 0 - Masked
1 - Enabled
Auto_CMD12_Error_Si
gnal_Enable
24 rw 0x0 0 - Masked
1 - Enabled
Current_Limit_Error_S
ignal_Enable
23 rw 0x0 0 - Masked
1 - Enabled
Data_End_Bit_Error_Si
gnal_Enable
22 rw 0x0 0 - Masked
1 - Enabled
Data_CRC_Error_Sign
al_Enable
21 rw 0x0 0 - Masked
1 - Enabled
Data_Timeout_Error_Si
gnal_Enable
20 rw 0x0 0 - Masked
1 - Enabled
Command_Index_Erro
r_Signal_Enable
19 rw 0x0 0 - Masked
1 - Enabled
Command_End_Bit_Er
ror_Signal_Enable
18 rw 0x0 0 - Masked
1 - Enabled
Command_CRC_Error
_Signal_Enable
17 rw 0x0 0 - Masked
1 - Enabled
Command_Timeout_Er
ror_Signal_Enable
16 rw 0x0 0 - Masked
1 - Enabled
Fixed_to_0 15 ro 0x0 The HD shall control error Interrupts using the
Error Interrupt Signal Enable register.
reserved 14:11 ro 0x0 Reserved
Boot_terminate_Interru
pt_signal_enable
10 rw 0x0 0 - Masked
1 - Enabled
Boot_ack_rcv_signal_e
nable
9rw0x0 0 - Masked
1 - Enabled