User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1571
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (sdio) Maximum_current_capabilities
High_Speed_Support 21 ro 0x1 This bit indicates whether the HC and the Host
System support High Speed mode and they can
supply SD Clock frequency from 25Mhz to 50
MHz (for SD)/ 20MHz to 52MHz (for MMC).
0 - High Speed Not Supported
1 - High Speed Supported
reserved 20 ro 0x0 Reserved
ADMA2_Support 19 ro 0x1 1 - ADMA2 support.
0 - ADMA2 not support
Extended_Media_Bus_
Support
18 ro 0x1 This bit indicates whether the Host Controller is
capable bus.
1 - Extended Media Bus Supported
0 - Extended Media Bus not Supported
Max_Block_Length 17:16 ro 0x0 This value indicates the maximum block size that
the HD can read and write to the buffer in the HC.
The buffer shall transfer this block size without
wait cycles. Three sizes can be defined as
indicated below.
00 - 512 byte
01 - 1024 byte
10 - 2048 byte
11 - 4096 byte
reserved 15:14 ro 0x0 Reserved
reserved 13:8 ro 0x0 Reserved. Do not modify.
Timeout_Clock_Unit 7 ro 0x1 This bit shows the unit of base clock frequency
used to detect Data Timeout Error.
0 - KHz
1 - MHz
reserved 6 ro 0x0 Reserved
reserved 5:0 ro 0x0 Reserved. Do not modify.
Name Maximum_current_capabilities
Relative Address 0x00000048
Absolute Address sd0: 0xE0100048
sd1: 0xE0101048
Width 24 bits
Access Type ro
Reset Value 0x00000001
Field Name Bits Type Reset Value Description