User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1573
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Field Name Bits Type Reset Value Description
Force_Event_for_Vend
or_Specific_Error_Stat
us
31:30 wo 0x0 Additional status bits can be defined in
this register by the vendor.
1 - Interrupt is generated
0 - No interrupt
Force_Event_for_Ceata
_error
29 wo 0x0 Force Event for Ceata Error
1 - Interrupt is generated
0 - No interrupt
Force_event_for_Target
_Response_error
28 wo 0x0 Force Event for Target Response Error
1 - Interrupt is generated
0 - No interrupt
reserved 27:26 ro 0x0 Reserved
Force_Event_for_ADM
A_Error
25 wo 0x0 Force Event for ADMA Error
1 - Interrupt is generated
0 - No interrupt
Force_Event_for_Auto
_CMD12_Error
24 wo 0x0 Force Event for Auto CMD12 Error
1 - Interrupt is generated
0 - No interrupt
Force_Event_for_Curre
nt_Limit_Error
23 wo 0x0 Force Event for Current Limit Error
1 - Interrupt is generated
0 - No interrupt
Force_Event_for_Data_
End_Bit_Error
22 wo 0x0 Force Event for Data End Bit Error
1 - Interrupt is generated
0 - No interrupt
Force_Event_for_Data_
CRC_Error
21 wo 0x0 Force Event for Data CRC Error
1 - Interrupt is generated
0 - No interrupt
Force_Event_for_Data_
_Timeout_Error
20 wo 0x0 Force Event for Data Timeout Error
1 - Interrupt is generated
0 - No interrupt
Force_Event_for_Com
mand_Index_Error
19 wo 0x0 Force Event for Command Index Error
1 - Interrupt is generated
0 - No interrupt
Force_Event_for_Com
mand_End_Bit_Error
18 wo 0x0 Force Event for Command End Bit Error
1 - Interrupt is generated
0 - No interrupt
Force_Event_for_Com
mand_CRC_Error
17 wo 0x0 Force Event for Command CRC Error
1 - Interrupt is generated
0 - No interrupt