User manual
Table Of Contents
- Zynq-7000 All Programmable SoC
- Table of Contents
- Ch. 1: Introduction
- Ch. 2: Signals, Interfaces, and Pins
- Ch. 3: Application Processing Unit
- Ch. 4: System Addresses
- Ch. 5: Interconnect
- Ch. 6: Boot and Configuration
- Ch. 7: Interrupts
- Ch. 8: Timers
- Ch. 9: DMA Controller
- Introduction
- Functional Description
- DMA Transfers on the AXI Interconnect
- AXI Transaction Considerations
- DMA Manager
- Multi-channel Data FIFO (MFIFO)
- Memory-to-Memory Transfers
- PL Peripheral AXI Transactions
- PL Peripheral Request Interface
- PL Peripheral - Length Managed by PL Peripheral
- PL Peripheral - Length Managed by DMAC
- Events and Interrupts
- Aborts
- Security
- IP Configuration Options
- Programming Guide for DMA Controller
- Programming Guide for DMA Engine
- Programming Restrictions
- System Functions
- I/O Interface
- Ch. 10: DDR Memory Controller
- Introduction
- AXI Memory Port Interface (DDRI)
- DDR Core and Transaction Scheduler (DDRC)
- DDRC Arbitration
- Controller PHY (DDRP)
- Initialization and Calibration
- DDR Clock Initialization
- DDR IOB Impedance Calibration
- DDR IOB Configuration
- DDR Controller Register Programming
- DRAM Reset and Initialization
- DRAM Input Impedance (ODT) Calibration
- DRAM Output Impedance (RON) Calibration
- DRAM Training
- Write Data Eye Adjustment
- Alternatives to Automatic DRAM Training
- DRAM Write Latency Restriction
- Register Overview
- Error Correction Code (ECC)
- Programming Model
- Ch. 11: Static Memory Controller
- Ch. 12: Quad-SPI Flash Controller
- Ch. 13: SD/SDIO Controller
- Ch. 14: General Purpose I/O (GPIO)
- Ch. 15: USB Host, Device, and OTG Controller
- Introduction
- Functional Description
- Programming Overview and Reference
- Device Mode Control
- Device Endpoint Data Structures
- Device Endpoint Packet Operational Model
- Device Endpoint Descriptor Reference
- Programming Guide for Device Controller
- Programming Guide for Device Endpoint Data Structures
- Host Mode Data Structures
- EHCI Implementation
- Host Data Structures Reference
- Programming Guide for Host Controller
- OTG Description and Reference
- System Functions
- I/O Interfaces
- Ch. 16: Gigabit Ethernet Controller
- Ch. 17: SPI Controller
- Ch. 18: CAN Controller
- Ch. 19: UART Controller
- Ch. 20: I2C Controller
- Ch. 21: Programmable Logic Description
- Ch. 22: Programmable Logic Design Guide
- Ch. 23: Programmable Logic Test and Debug
- Ch. 24: Power Management
- Ch. 25: Clocks
- Ch. 26: Reset System
- Ch. 27: JTAG and DAP Subsystem
- Ch. 28: System Test and Debug
- Ch. 29: On-Chip Memory (OCM)
- Ch. 30: XADC Interface
- Ch. 31: PCI Express
- Ch. 32: Device Secure Boot
- Appx. A: Additional Resources
- Appx. B: Register Details
- Overview
- Acronyms
- Module Summary
- AXI_HP Interface (AFI) (axi_hp)
- CAN Controller (can)
- DDR Memory Controller (ddrc)
- CoreSight Cross Trigger Interface (cti)
- Performance Monitor Unit (cortexa9_pmu)
- CoreSight Program Trace Macrocell (ptm)
- Debug Access Port (dap)
- CoreSight Embedded Trace Buffer (etb)
- PL Fabric Trace Monitor (ftm)
- CoreSight Trace Funnel (funnel)
- CoreSight Intstrumentation Trace Macrocell (itm)
- CoreSight Trace Packet Output (tpiu)
- Device Configuration Interface (devcfg)
- DMA Controller (dmac)
- Gigabit Ethernet Controller (GEM)
- General Purpose I/O (gpio)
- Interconnect QoS (qos301)
- NIC301 Address Region Control (nic301_addr_region_ctrl_registers)
- I2C Controller (IIC)
- L2 Cache (L2Cpl310)
- Application Processing Unit (mpcore)
- On-Chip Memory (ocm)
- Quad-SPI Flash Controller (qspi)
- SD Controller (sdio)
- System Level Control Registers (slcr)
- Static Memory Controller (pl353)
- SPI Controller (SPI)
- System Watchdog Timer (swdt)
- Triple Timer Counter (ttc)
- UART Controller (UART)
- USB Controller (usb)

Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1583
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
MIO_PIN_04 0x00000710 32 rw 0x00000601 MIO Pin 4 Control
MIO_PIN_05
0x00000714 32 rw 0x00000601 MIO Pin 5 Control
MIO_PIN_06
0x00000718 32 rw 0x00000601 MIO Pin 6 Control
MIO_PIN_07
0x0000071C 32 rw 0x00000601 MIO Pin 7 Control
MIO_PIN_08
0x00000720 32 rw 0x00000601 MIO Pin 8 Control
MIO_PIN_09
0x00000724 32 rw 0x00001601 MIO Pin 9 Control
MIO_PIN_10
0x00000728 32 rw 0x00001601 MIO Pin 10 Control
MIO_PIN_11
0x0000072C 32 rw 0x00001601 MIO Pin 11 Control
MIO_PIN_12
0x00000730 32 rw 0x00001601 MIO Pin 12 Control
MIO_PIN_13
0x00000734 32 rw 0x00001601 MIO Pin 13 Control
MIO_PIN_14
0x00000738 32 rw 0x00001601 MIO Pin 14 Control
MIO_PIN_15
0x0000073C 32 rw 0x00001601 MIO Pin 15 Control
MIO_PIN_16
0x00000740 32 rw 0x00001601 MIO Pin 16 Control
MIO_PIN_17
0x00000744 32 rw 0x00001601 MIO Pin 17 Control
MIO_PIN_18
0x00000748 32 rw 0x00001601 MIO Pin 18 Control
MIO_PIN_19
0x0000074C 32 rw 0x00001601 MIO Pin 19 Control
MIO_PIN_20
0x00000750 32 rw 0x00001601 MIO Pin 20 Control
MIO_PIN_21
0x00000754 32 rw 0x00001601 MIO Pin 21 Control
MIO_PIN_22
0x00000758 32 rw 0x00001601 MIO Pin 22 Control
MIO_PIN_23
0x0000075C 32 rw 0x00001601 MIO Pin 23 Control
MIO_PIN_24
0x00000760 32 rw 0x00001601 MIO Pin 24 Control
MIO_PIN_25
0x00000764 32 rw 0x00001601 MIO Pin 25 Control
MIO_PIN_26
0x00000768 32 rw 0x00001601 MIO Pin 26 Control
MIO_PIN_27
0x0000076C 32 rw 0x00001601 MIO Pin 27 Control
MIO_PIN_28
0x00000770 32 rw 0x00001601 MIO Pin 28 Control
MIO_PIN_29
0x00000774 32 rw 0x00001601 MIO Pin 29 Control
MIO_PIN_30
0x00000778 32 rw 0x00001601 MIO Pin 30 Control
MIO_PIN_31
0x0000077C 32 rw 0x00001601 MIO Pin 31 Control
MIO_PIN_32
0x00000780 32 rw 0x00001601 MIO Pin 32 Control
MIO_PIN_33
0x00000784 32 rw 0x00001601 MIO Pin 33 Control
MIO_PIN_34
0x00000788 32 rw 0x00001601 MIO Pin 34 Control
MIO_PIN_35
0x0000078C 32 rw 0x00001601 MIO Pin 35 Control
MIO_PIN_36
0x00000790 32 rw 0x00001601 MIO Pin 36 Control
MIO_PIN_37
0x00000794 32 rw 0x00001601 MIO Pin 37 Control
Register Name Address Width Type Reset Value Description










