User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1591
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) PLL_STATUS
Register PLL_STATUS Details
Note: Reset condition is actually 0, but will read a 1 by the time this register can be read by software if PLLs
are enabled by BOOT_MODE.
Register (slcr) ARM_PLL_CFG
Name PLL_STATUS
Relative Address 0x0000010C
Absolute Address 0xF800010C
Width 32 bits
Access Type ro
Reset Value 0x0000003F
Description PLL Status
Field Name Bits Type Reset Value Description
reserved 31:6 ro 0x0 Reserved. Writes are ignored, read data is zero.
IO_PLL_STABLE 5 ro 0x1 IO PLL clock stable status:
0: not locked and not in bypass
1: locked or bypassed
DDR_PLL_STABLE 4 ro 0x1 DDR PLL clock stable status:
0: not locked and not in bypass
1: locked or bypassed
ARM_PLL_STABLE 3 ro 0x1 ARM PLL clock stable status:
0: not locked and not in bypass
1: locked or bypassed
IO_PLL_LOCK 2 ro 0x1 IO PLL lock status:
0: not locked, 1: locked
DDR_PLL_LOCK 1 ro 0x1 DDR PLL lock status:
0: not locked, 1: locked
ARM_PLL_LOCK 0 ro 0x1 ARM PLL lock status:
0: not locked, 1: locked
Name ARM_PLL_CFG
Relative Address 0x00000110
Absolute Address 0xF8000110
Width 32 bits
Access Type rw