User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1592
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register ARM_PLL_CFG Details
Register (slcr) DDR_PLL_CFG
Register DDR_PLL_CFG Details
Reset Value 0x00177EA0
Description ARM PLL Configuration
Field Name Bits Type Reset Value Description
reserved 31:22 rw 0x0 Reserved. Writes are ignored, read data is zero.
LOCK_CNT 21:12 rw 0x177 Drive the LOCK_CNT[9:0] input of the PLL to set
the number of clock cycles the PLL needs to have
clkref and clkfb aligned with a certain window
before syaing locked.
PLL_CP 11:8 rw 0xE Drive the PLL_CP[3:0] input of the PLL to set the
PLL charge pump control
PLL_RES 7:4 rw 0xA Drive the PLL_RES[3:0] input of the PLL to set the
PLL loop filter resistor control
reserved 3:0 rw 0x0 Reserved. Writes are ignored, read data is zero.
Name DDR_PLL_CFG
Relative Address 0x00000114
Absolute Address 0xF8000114
Width 32 bits
Access Type rw
Reset Value 0x00177EA0
Description DDR PLL Configuration
Field Name Bits Type Reset Value Description
reserved 31:22 rw 0x0 Reserved. Writes are ignored, read data is zero.
LOCK_CNT 21:12 rw 0x177 Drive the LOCK_CNT[9:0] input of the PLL to set
the number of clock cycles the PLL needs to have
clkref and clkfb aligned with a certain window
before staying locked.
PLL_CP 11:8 rw 0xE Drive the PLL_CP[3:0] input of the PLL to set the
PLL charge pump control.
PLL_RES 7:4 rw 0xA Drive the PLL_RES[3:0] input of the PLL to set the
PLL loop filter resistor control.
reserved 3:0 rw 0x0 Reserved. Writes are ignored, read data is zero.