User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1595
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) DCI_CLK_CTRL
Register DCI_CLK_CTRL Details
Register (slcr) APER_CLK_CTRL
reserved 19:2 rw 0x0 Reserved. Writes are ignored, read data is zero.
DDR_2XCLKACT 1 rw 0x1 DDR_2x Clock control:
0: disable, 1: enable
DDR_3XCLKACT 0 rw 0x1 DDR_3x Clock control:
0: disable, 1: enable
Name DCI_CLK_CTRL
Relative Address 0x00000128
Absolute Address 0xF8000128
Width 32 bits
Access Type rw
Reset Value 0x01E03201
Description DCI clock control
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:26 rw 0x0 Reserved. Writes are ignored, read data is zero.
DIVISOR1 25:20 rw 0x1E Provides the divisor used to divide the source
clock to generate the required generated clock
frequency. Second cascade divider
reserved 19:14 rw 0x0 Reserved. Writes are ignored, read data is zero.
DIVISOR0 13:8 rw 0x32 Provides the divisor used to divide the source
clock to generate the required generated clock
frequency.
reserved 7:1 rw 0x0 Reserved. Writes are ignored, read data is zero.
CLKACT 0 rw 0x1 DCI clock control
0: Disable
1: Enable
Name APER_CLK_CTRL
Relative Address 0x0000012C
Absolute Address 0xF800012C
Width 32 bits