User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1597
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) USB0_CLK_CTRL
Register USB0_CLK_CTRL Details
reserved 8 rw 0x0 Reserved. Writes are ignored, read data is zero.
GEM1_CPU_1XCLKA
CT
7 rw 0x1 Gigabit Ethernet 1 AMBA Clock control
0: disable, 1: enable
GEM0_CPU_1XCLKA
CT
6 rw 0x1 Gigabit Ethernet 0 AMBA Clock control
0: disable, 1: enable
reserved 5 rw 0x0 Reserved. Writes are ignored, read data is zero.
reserved 4 rw 0x0 Reserved. Writes are ignored, read data is zero.
USB1_CPU_1XCLKAC
T
3 rw 0x1 USB controller 1 AMBA Clock control
0: disable, 1: enable
USB0_CPU_1XCLKAC
T
2 rw 0x1 USB controller 0 AMBA Clock control
0: disable, 1: enable
reserved 1 rw 0x0 Reserved. Writes are ignored, read data is zero.
DMA_CPU_2XCLKAC
T
0 rw 0x1 DMA controller AMBA Clock control
0: disable, 1: enable
Name USB0_CLK_CTRL
Relative Address 0x00000130
Absolute Address 0xF8000130
Width 32 bits
Access Type rw
Reset Value 0x00101941
Description USB 0 ULPI Clock Control
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:26 rw 0x0 Reserved. Writes are ignored, read data is zero.
reserved 25:20 rw 0x1 Reserved. Do not modify.
reserved 19:14 rw 0x0 Reserved. Writes are ignored, read data is zero.
reserved 13:8 rw 0x19 Reserved. Do not modify.
reserved 7 rw 0x0 Reserved. Writes are ignored, read data is zero.
SRCSEL 6:4 rw 0x4 Select the source to generate USB controller 0
ULPI clock:
1xx: USB 0 MIO ULPI clock (top level MIO ULPI
clock is an input)