User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1598
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) USB1_CLK_CTRL
Register USB1_CLK_CTRL Details
Register (slcr) GEM0_RCLK_CTRL
reserved 3:1 rw 0x0 Reserved. Writes are ignored, read data is zero.
reserved 0 rw 0x1 Reserved. Do not modify.
Name USB1_CLK_CTRL
Relative Address 0x00000134
Absolute Address 0xF8000134
Width 32 bits
Access Type rw
Reset Value 0x00101941
Description USB 1 ULPI Clock Control
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:26 rw 0x0 Reserved. Writes are ignored, read data is zero.
reserved 25:20 rw 0x1 Reserved. Do not modify.
reserved 19:14 rw 0x0 Reserved. Writes are ignored, read data is zero.
reserved 13:8 rw 0x19 Reserved. Do not modify.
reserved 7 rw 0x0 Reserved. Writes are ignored, read data is zero.
SRCSEL 6:4 rw 0x4 Select the source to generate USB controller 1
ULPI clock:
1xx: USB 1 MIO ULPI clock (top level MIO ULPI
clock is an input)
reserved 3:1 rw 0x0 Reserved. Writes are ignored, read data is zero.
reserved 0 rw 0x1 Reserved. Do not modify.
Name GEM0_RCLK_CTRL
Relative Address 0x00000138
Absolute Address 0xF8000138
Width 32 bits
Access Type rw
Reset Value 0x00000001
Description GigE 0 Rx Clock and Rx Signals Select