User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1599
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register GEM0_RCLK_CTRL Details
Register (slcr) GEM1_RCLK_CTRL
Register GEM1_RCLK_CTRL Details
Register (slcr) GEM0_CLK_CTRL
Field Name Bits Type Reset Value Description
reserved 31:5 rw 0x0 Reserved. Writes are ignored, read data is zero.
SRCSEL 4 rw 0x0 Select the source of the Rx clock, control and data
signals:
0: MIO
1: EMIO
reserved 3:1 rw 0x0 Reserved. Writes are ignored, read data is zero.
CLKACT 0 rw 0x1 Ethernet Controler 0 Rx Clock control
0: disable, 1: enable
Name GEM1_RCLK_CTRL
Relative Address 0x0000013C
Absolute Address 0xF800013C
Width 32 bits
Access Type rw
Reset Value 0x00000001
Description GigE 1 Rx Clock and Rx Signals Select
Field Name Bits Type Reset Value Description
reserved 31:5 rw 0x0 Reserved. Writes are ignored, read data is zero.
SRCSEL 4 rw 0x0 Select the source of the Rx clock, control and data
signals:
0: MIO
1: EMIO
reserved 3:1 rw 0x0 Reserved. Writes are ignored, read data is zero.
CLKACT 0 rw 0x1 Ethernet Controller 1 Rx Clock control
0: disable, 1: enable
Name GEM0_CLK_CTRL
Relative Address 0x00000140
Absolute Address 0xF8000140
Width 32 bits