User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1600
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register GEM0_CLK_CTRL Details
Register (slcr) GEM1_CLK_CTRL
Register GEM1_CLK_CTRL Details
Access Type rw
Reset Value 0x00003C01
Description GigE 0 Ref Clock Control
Field Name Bits Type Reset Value Description
reserved 31:26 rw 0x0 Reserved. Writes are ignored, read data is zero.
DIVISOR1 25:20 rw 0x0 Second divisor for Ethernet controller 0 source
clock.
reserved 19:14 rw 0x0 Reserved. Writes are ignored, read data is zero.
DIVISOR 13:8 rw 0x3C First divisor for Ethernet controller 0 source clock.
reserved 7 rw 0x0 Reserved. Writes are ignored, read data is zero.
SRCSEL 6:4 rw 0x0 Selects the source to generate the reference clock
00x: IO PLL.
010: ARM PLL.
011: DDR PLL
1xx: Ethernet controller 0 EMIO clock
reserved 3:1 rw 0x0 Reserved. Writes are ignored, read data is zero.
CLKACT 0 rw 0x1 Ethernet Controller 0 Reference Clock control
0: disable, 1: enable
Name GEM1_CLK_CTRL
Relative Address 0x00000144
Absolute Address 0xF8000144
Width 32 bits
Access Type rw
Reset Value 0x00003C01
Description GigE 1 Ref Clock Control
Field Name Bits Type Reset Value Description
reserved 31:26 rw 0x0 Reserved. Writes are ignored, read data is zero.
DIVISOR1 25:20 rw 0x0 Second divisor for Ethernet controller 1 source
clock.
reserved 19:14 rw 0x0 Reserved. Writes are ignored, read data is zero.