User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1601
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) SMC_CLK_CTRL
Register SMC_CLK_CTRL Details
Register (slcr) LQSPI_CLK_CTRL
DIVISOR 13:8 rw 0x3C First divisor for Ethernet controller 1 source clock.
reserved 7 rw 0x0 Reserved. Writes are ignored, read data is zero.
SRCSEL 6:4 rw 0x0 Selects the source to generate the reference clock
00x: IO PLL.
010: ARM PLL.
011: DDR PLL
1xx: Ethernet controller 1 EMIO clock
reserved 3:1 rw 0x0 Reserved. Writes are ignored, read data is zero.
CLKACT 0 rw 0x1 Ethernet Controller 1 Reference Clock control
0: disable, 1: enable
Name SMC_CLK_CTRL
Relative Address 0x00000148
Absolute Address 0xF8000148
Width 32 bits
Access Type rw
Reset Value 0x00003C21
Description SMC Ref Clock Control
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:14 rw 0x0 Reserved. Writes are ignored, read data is zero.
DIVISOR 13:8 rw 0x3C Divisor for SMC source clock.
reserved 7:6 rw 0x0 Reserved. Writes are ignored, read data is zero.
SRCSEL 5:4 rw 0x2 Select clock source generate SMC clock:
0x: IO PLL, 10: ARM PLL, 11: DDR PLL
reserved 3:1 rw 0x0 Reserved. Writes are ignored, read data is zero.
CLKACT 0 rw 0x1 SMC Reference Clock control
0: disable, 1: enable
Name LQSPI_CLK_CTRL
Relative Address 0x0000014C