User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1602
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register LQSPI_CLK_CTRL Details
Register (slcr) SDIO_CLK_CTRL
Register SDIO_CLK_CTRL Details
Absolute Address 0xF800014C
Width 32 bits
Access Type rw
Reset Value 0x00002821
Description Quad SPI Ref Clock Control
Field Name Bits Type Reset Value Description
reserved 31:14 rw 0x0 Reserved. Writes are ignored, read data is zero.
DIVISOR 13:8 rw 0x28 Divisor for Quad SPI Controller source clock.
reserved 7:6 rw 0x0 Reserved. Writes are ignored, read data is zero.
SRCSEL 5:4 rw 0x2 Select clock source generate Quad SPI clock:
0x: IO PLL, 10: ARM PLL, 11: DDR PLL
reserved 3:1 rw 0x0 Reserved. Writes are ignored, read data is zero.
CLKACT 0 rw 0x1 Quad SPI Controller Reference Clock control
0: disable, 1: enable
Name SDIO_CLK_CTRL
Relative Address 0x00000150
Absolute Address 0xF8000150
Width 32 bits
Access Type rw
Reset Value 0x00001E03
Description SDIO Ref Clock Control
Field Name Bits Type Reset Value Description
reserved 31:14 rw 0x0 Reserved. Writes are ignored, read data is zero.
DIVISOR 13:8 rw 0x1E Provides the divisor used to divide the source
clock to generate the required generated clock
frequency.
reserved 7:6 rw 0x0 Reserved. Writes are ignored, read data is zero.