User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1603
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) UART_CLK_CTRL
Register UART_CLK_CTRL Details
SRCSEL 5:4 rw 0x0 Select the source used to generate the clock.
0x: Source for generated clock is IO PLL.
10: Source for generated clock is ARM PLL.
11: Source for generated clock is DDR PLL.
reserved 3:2 rw 0x0 Reserved. Writes are ignored, read data is zero.
CLKACT1 1 rw 0x1 SDIO Controller 1 Clock control.
0: disable, 1: enable
CLKACT0 0 rw 0x1 SDIO Controller 0 Clock control.
0: disable, 1: enable
Name UART_CLK_CTRL
Relative Address 0x00000154
Absolute Address 0xF8000154
Width 32 bits
Access Type rw
Reset Value 0x00003F03
Description UART Ref Clock Control
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:14 rw 0x0 Reserved. Writes are ignored, read data is zero.
DIVISOR 13:8 rw 0x3F Divisor for UART Controller source clock.
reserved 7:6 rw 0x0 Reserved. Writes are ignored, read data is zero.
SRCSEL 5:4 rw 0x0 Selects the PLL source
to generate the clock.
0x: IO PLL
10: ARM PLL
11: DDR PLL
reserved 3:2 rw 0x0 Reserved. Writes are ignored, read data is zero.
CLKACT1 1 rw 0x1 UART 1 reference clock active:
0: Clock is disabled
1: Clock is enabled
CLKACT0 0 rw 0x1 UART 0 Reference clock control.
0: disable, 1: enable