User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1604
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) SPI_CLK_CTRL
Register SPI_CLK_CTRL Details
Register (slcr) CAN_CLK_CTRL
Name SPI_CLK_CTRL
Relative Address 0x00000158
Absolute Address 0xF8000158
Width 32 bits
Access Type rw
Reset Value 0x00003F03
Description SPI Ref Clock Control
Field Name Bits Type Reset Value Description
reserved 31:14 rw 0x0 Reserved. Writes are ignored, read data is zero.
DIVISOR 13:8 rw 0x3F Provides the divisor used to divide the source
clock to generate the required generated clock
frequency.
reserved 7:6 rw 0x0 Reserved. Writes are ignored, read data is zero.
SRCSEL 5:4 rw 0x0 Select the source used to generate the clock:
0x: Source for generated clock is IO PLL.
10: Source for generated clock is ARM PLL.
11: Source for generated clock is DDR PLL.
reserved 3:2 rw 0x0 Reserved. Writes are ignored, read data is zero.
CLKACT1 1 rw 0x1 SPI 1 reference clock active:
0: Clock is disabled
1: Clock is enabled
CLKACT0 0 rw 0x1 SPI 0 reference clock active:
0: Clock is disabled
1: Clock is enabled
Name CAN_CLK_CTRL
Relative Address 0x0000015C
Absolute Address 0xF800015C
Width 32 bits
Access Type rw
Reset Value 0x00501903
Description CAN Ref Clock Control