User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1605
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register CAN_CLK_CTRL Details
Register (slcr) CAN_MIOCLK_CTRL
Register CAN_MIOCLK_CTRL Details
Field Name Bits Type Reset Value Description
reserved 31:26 rw 0x0 Reserved. Writes are ignored, read data is zero.
DIVISOR1 25:20 rw 0x5 Provides the divisor used to divide the source
clock to generate the required generated clock
frequency. Second cascade divider.
reserved 19:14 rw 0x0 Reserved. Writes are ignored, read data is zero.
DIVISOR0 13:8 rw 0x19 Provides the divisor used to divide the source
clock to generate the required generated clock
frequency. First cascade divider
reserved 7:6 rw 0x0 Reserved. Writes are ignored, read data is zero.
SRCSEL 5:4 rw 0x0 Select the source used to generate the clock:
0x: Source for generated clock is IO PLL.
10: Source for generated clock is ARM PLL.
11: Source for generated clock is DDR PLL.
reserved 3:2 rw 0x0 Reserved. Writes are ignored, read data is zero.
CLKACT1 1 rw 0x1 CAN 1 Reference Clock active:
0: Clock is disabled
1: Clock is enabled
CLKACT0 0 rw 0x1 CAN 0 Reference Clock active:
0: Clock is disabled
1: Clock is enabled
Name CAN_MIOCLK_CTRL
Relative Address 0x00000160
Absolute Address 0xF8000160
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description CAN MIO Clock Control
Field Name Bits Type Reset Value Description
reserved 31:23 rw 0x0 Reserved. Writes are ignored, read data is zero.
CAN1_REF_SEL 22 rw 0x0 CAN 1 Reference Clock selection:
0: From internal PLL.
1: From MIO based on the next field