User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1606
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) DBG_CLK_CTRL
Register DBG_CLK_CTRL Details
CAN1_MUX 21:16 rw 0x0 CAN 1 mux selection for MIO. Setting this to zero
will select MIO[0] as the clock source.
Only values 0-53 are valid.
reserved 15:7 rw 0x0 Reserved. Writes are ignored, read data is zero.
CAN0_REF_SEL 6 rw 0x0 CAN 0 Reference Clock selection:
0: From internal PLL
1: From MIO based on the next field
CAN0_MUX 5:0 rw 0x0 CAN 0 mux selection for MIO.
Setting this to zero will select MIO[0] as the clock
source.
Only values 0-53 are valid.
Name DBG_CLK_CTRL
Relative Address 0x00000164
Absolute Address 0xF8000164
Width 32 bits
Access Type rw
Reset Value 0x00000F03
Description SoC Debug Clock Control
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:14 rw 0x0 Reserved. Writes are ignored, read data is zero.
DIVISOR 13:8 rw 0xF Provides the divisor used to divide the source
clock to generate the required generated debug
trace clock frequency.
reserved 7 rw 0x0 Reserved. Writes are ignored, read data is zero.
SRCSEL 6:4 rw 0x0 Select the source used to generate the clock:
1xx: Source for generated clock EMIO trace clock
00x: Source for generated clock is IO PLL
010: Source for generated clock is ARM PLL
011: Source for generated clock is DDR PLL
reserved 3:2 rw 0x0 Reserved. Writes are ignored, read data is zero.