User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1607
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) PCAP_CLK_CTRL
Register PCAP_CLK_CTRL Details
Register (slcr) TOPSW_CLK_CTRL
CPU_1XCLKACT 1 rw 0x1 Debug
CPU 1x Clock active. 0 - Clocks are disabled. 1 -
Clocks are enabled
CLKACT_TRC 0 rw 0x1 Debug Trace Clock active:
0: Clock is disabled
1: Clock is enabled
Name PCAP_CLK_CTRL
Relative Address 0x00000168
Absolute Address 0xF8000168
Width 32 bits
Access Type rw
Reset Value 0x00000F01
Description PCAP Clock Control
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:14 rw 0x0 Reserved. Writes are ignored, read data is zero.
DIVISOR 13:8 rw 0xF Provides the divisor used to divide the source
clock to generate the required generated clock
frequency.
reserved 7:6 rw 0x0 Reserved. Writes are ignored, read data is zero.
SRCSEL 5:4 rw 0x0 Select the source used to generate the clock:
0x: Source for generated clock is IO PLL.
10: Source for generated clock is ARM PLL.
11: Source for generated clock is DDR PLL.
reserved 3:1 rw 0x0 Reserved. Writes are ignored, read data is zero.
CLKACT 0 rw 0x1 Clock active:
0: Clock is disabled
1: Clock is enabled
Name TOPSW_CLK_CTRL
Relative Address 0x0000016C
Absolute Address 0xF800016C