User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1609
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) FPGA0_THR_CTRL
Register FPGA0_THR_CTRL Details
Register (slcr) FPGA0_THR_CNT
Name FPGA0_THR_CTRL
Relative Address 0x00000174
Absolute Address 0xF8000174
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description PL Clock 0 Throttle control
Field Name Bits Type Reset Value Description
reserved 31:4 rw 0x0 Reserved. Writes are ignored, read data is zero.
reserved 3 rw 0x0 Must be set to 1'b0 to use this feature
reserved 2 rw 0x0 Must be set to 1'b1 to use this feature
CNT_RST 1 rw 0x0 Reset clock throttle counter when in halt state:
0: No effect
1: Causes counter to be reset once HALT state is
entered
CPU_START 0 rw 0x0 Start or restart count on detection of 0 to 1
transition in the value of this bit. A read will
return the written value. (Reminder that bits 2&3
must be programmed according to description.)
0: No effect
1: Start count or restart count if previous value
was 0
Name FPGA0_THR_CNT
Relative Address 0x00000178
Absolute Address 0xF8000178
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description PL Clock 0 Throttle Count control