User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1610
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register FPGA0_THR_CNT Details
Register (slcr) FPGA0_THR_STA
Register FPGA0_THR_STA Details
Register (slcr) FPGA1_CLK_CTRL
Field Name Bits Type Reset Value Description
reserved 31:20 rw 0x0 Reserved. Writes are ignored, read data is zero.
reserved 19:16 rw 0x0 Reserved. Do not modify.
LAST_CNT 15:0 rw 0x0 Last count value. Specifies the total number of
clocks output in debug mode by the clock throttle
logic.
Name FPGA0_THR_STA
Relative Address 0x0000017C
Absolute Address 0xF800017C
Width 32 bits
Access Type ro
Reset Value 0x00010000
Description PL Clock 0 Throttle Status read
Field Name Bits Type Reset Value Description
reserved 31:17 ro 0x0 Reserved. Writes are ignored, read data is zero.
RUNNING 16 ro 0x1 Current running status of FPGA clock output:
0: Clock is stopped or in normal mode (OK to
change configuration).
1: Clock is running in debug mode (Keep
configuration static).
CURR_VAL 15:0 ro 0x0 Current clock throttle counter value, which
indicates the number of clock pulses output so far
(only accurate when halted).
Name FPGA1_CLK_CTRL
Relative Address 0x00000180
Absolute Address 0xF8000180
Width 32 bits
Access Type rw
Reset Value 0x00101800