User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1611
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register FPGA1_CLK_CTRL Details
Register (slcr) FPGA1_THR_CTRL
Register FPGA1_THR_CTRL Details
Description PL Clock 1 Output control
Field Name Bits Type Reset Value Description
reserved 31:26 rw 0x0 Reserved. Writes are ignored, read data is zero.
DIVISOR1 25:20 rw 0x1 Provides the divisor used to divide the source
clock to generate the required generated clock
frequency. Second cascade divide
reserved 19:14 rw 0x0 Reserved. Writes are ignored, read data is zero.
DIVISOR0 13:8 rw 0x18 Provides the divisor used to divide the source
clock to generate the required generated clock
frequency. First cascade divider.
reserved 7:6 rw 0x0 Reserved. Writes are ignored, read data is zero.
SRCSEL 5:4 rw 0x0 Select the source used to generate the clock:
0x: Source for generated clock is IO PLL.
10: Source for generated clock is ARM PLL.
11: Source for generated clock is DDR PLL.
reserved 3:0 rw 0x0 Reserved. Writes are ignored, read data is zero.
Name FPGA1_THR_CTRL
Relative Address 0x00000184
Absolute Address 0xF8000184
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description PL Clock 1 Throttle control
Field Name Bits Type Reset Value Description
reserved 31:4 rw 0x0 Reserved. Writes are ignored, read data is zero.
reserved 3 rw 0x0 Must be set to 1'b0 to use this feature
reserved 2 rw 0x0 Must be set to 1'b1 to use this feature