User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1612
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) FPGA1_THR_CNT
Register FPGA1_THR_CNT Details
Register (slcr) FPGA1_THR_STA
CNT_RST 1 rw 0x0 Reset clock throttle counter when in halt state:
0: No effect
1: Causes counter to be reset once HALT state is
entered
CPU_START 0 rw 0x0 Start or restart count on detection of 0 to 1
transition in the value of this bit. A read will
return the written value. (Reminder that bits 2&3
must be programmed according to description.)
0: No effect
1: Start count or restart count if previous value
was 0
Name FPGA1_THR_CNT
Relative Address 0x00000188
Absolute Address 0xF8000188
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description PL Clock 1 Throttle Count
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:20 rw 0x0 Reserved. Writes are ignored, read data is zero.
reserved 19:16 rw 0x0 Reserved. Do not modify.
LAST_CNT 15:0 rw 0x0 Last count value. Specifies the total number of
clocks output in debug mode by the clock throttle
logic.
Name FPGA1_THR_STA
Relative Address 0x0000018C
Absolute Address 0xF800018C
Width 32 bits
Access Type ro
Reset Value 0x00010000