User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1618
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register FPGA3_THR_STA Details
Register (slcr) CLK_621_TRUE
Register CLK_621_TRUE Details
Register (slcr) PSS_RST_CTRL
Description PL Clock 3 Throttle Status
Field Name Bits Type Reset Value Description
reserved 31:17 ro 0x0 Reserved. Writes are ignored, read data is zero.
RUNNING 16 ro 0x1 Current running status of FPGA clock output:
0: Clock is stopped or in normal mode (OK to
change configuration).
1: Clock is running in debug mode (Keep
configuration static).
CURR_VAL 15:0 ro 0x0 Current clock throttle counter value, which
indicates the number of clock pulses output so far
(only accurate when halted).
Name CLK_621_TRUE
Relative Address 0x000001C4
Absolute Address 0xF80001C4
Width 32 bits
Access Type rw
Reset Value 0x00000001
Description CPU Clock Ratio Mode select
Field Name Bits Type Reset Value Description
reserved 31:1 rw 0x0 Reserved. Writes are ignored, read data is zero.
CLK_621_TRUE 0 rw 0x1 Select the CPU clock ratio:
(When this register changes, no access are allowed
to OCM.)
0: 4:2:1
1: 6:2:1
Name PSS_RST_CTRL
Relative Address 0x00000200
Absolute Address 0xF8000200
Width 32 bits