User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1619
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register PSS_RST_CTRL Details
Register (slcr) DDR_RST_CTRL
Register DDR_RST_CTRL Details
Register (slcr) TOPSW_RST_CTRL
Access Type rw
Reset Value 0x00000000
Description PS Software Reset Control
Field Name Bits Type Reset Value Description
reserved 31:1 rw 0x0 Reserved. Writes are ignored, read data is zero.
SOFT_RST 0 rw 0x0 Processing System software reset control signal.
0: no affect
1: asserts PS software reset pulse (entire system
except clock generator)
There is no need to write a 0, the hardware
generates a pulse everytime a 1 is written.
Name DDR_RST_CTRL
Relative Address 0x00000204
Absolute Address 0xF8000204
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description DDR Software Reset Control
Field Name Bits Type Reset Value Description
reserved 31:1 rw 0x0 Reserved. Writes are ignored, read data is zero.
DDR_RST 0 rw 0x0 DDR software reset control signal
0: disable, 1: enable
Name TOPSW_RST_CTRL
Relative Address 0x00000208
Absolute Address 0xF8000208
Width 32 bits
Access Type rw
Reset Value 0x00000000