User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1620
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register TOPSW_RST_CTRL Details
Register (slcr) DMAC_RST_CTRL
Register DMAC_RST_CTRL Details
Register (slcr) USB_RST_CTRL
Description Central Interconnect Reset Control
Field Name Bits Type Reset Value Description
reserved 31:1 rw 0x0 Reserved. Writes are ignored, read data is zero.
TOPSW_RST 0 rw 0x0 Central Interconnect Reset Control:
0: de-assert (no reset)
1: assert
Care must be taken to ensure that the AXI
interconnect does not have outstanding
transactions and the bus is idle.
Name DMAC_RST_CTRL
Relative Address 0x0000020C
Absolute Address 0xF800020C
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description DMAC Software Reset Control
Field Name Bits Type Reset Value Description
reserved 31:1 rw 0x0 Reserved. Writes are ignored, read data is zero.
DMAC_RST 0 rw 0x0 DMA Controller software reset signal.
0: de-assert (DMA controller TrustZone register is
read only)
1: assert (DMA controller TrustZone register is
writeable)
Name USB_RST_CTRL
Relative Address 0x00000210
Absolute Address 0xF8000210
Width 32 bits
Access Type rw
Reset Value 0x00000000