User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1621
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register USB_RST_CTRL Details
Register (slcr) GEM_RST_CTRL
Register GEM_RST_CTRL Details
Each Gigabit Ethernet controller has 3 clock domains and each clock domain has a reset control:
* Reference clock domain reset
* RxClock domain reset
* CPU_1x clock domain reset
Description USB Software Reset Control
Field Name Bits Type Reset Value Description
reserved 31:2 rw 0x0 Reserved. Writes are ignored, read data is zero.
USB1_CPU1X_RST 1 rw 0x0 USB 1 master and slave AMBA interfaces
software reset:
0: de-assert (no reset)
1: assert (held in reset)
USB0_CPU1X_RST 0 rw 0x0 USB 0 master and slave AMBA interfaces
software reset:
0: de-assert (no reset)
1: assert (held in reset)
Name GEM_RST_CTRL
Relative Address 0x00000214
Absolute Address 0xF8000214
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Gigabit Ethernet SW Reset Control
Field Name Bits Type Reset Value Description
reserved 31:8 rw 0x0 Reserved. Writes are ignored, read data is zero.
GEM1_REF_RST 7 rw 0x0 Gigabit Ethernet 1 reference clock reset:
0: de-assert (no reset)
1: assert (interfaces are held in reset)
GEM0_REF_RST 6 rw 0x0 Gigabit Ethernet 0 reference clock domain reset:
0: de-assert (no reset)
1: assert (controller is held in reset)