User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1622
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) SDIO_RST_CTRL
Register SDIO_RST_CTRL Details
GEM1_RX_RST 5 rw 0x0 Gigabit Ethernet 1 Rx clock domain reset:
0: de-assert (no reset)
1: assert (held in reset)
GEM0_RX_RST 4 rw 0x0 Gigabit Ethernet 0 Rx clock domain reset:
0: de-assert (no reset)
1: assert (held in reset)
reserved 3:2 rw 0x0 Reserved. Writes are ignored, read data is zero.
GEM1_CPU1X_RST 1 rw 0x0 Gigabit Ethernet 1 CPU_1x clock domain reset:
0: de-assert (no reset)
1: assert (held in reset)
GEM0_CPU1X_RST 0 rw 0x0 Gigabit Ethernet 0 CPU_1x clock domain reset:
0: de-assert (no reset)
1: assert (held in reset)
Name SDIO_RST_CTRL
Relative Address 0x00000218
Absolute Address 0xF8000218
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description SDIO Software Reset Control
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:6 rw 0x0 Reserved. Writes are ignored, read data is zero.
SDIO1_REF_RST 5 rw 0x0 SDIO 1 reference clock domain reset:
0: de-assert (no reset)
1: assert (controller is held in reset)
SDIO0_REF_RST 4 rw 0x0 SDIO 0 reference clock domain reset:
0: de-assert (no reset)
1: assert (controller is held in reset)
reserved 3:2 rw 0x0 Reserved. Writes are ignored, read data is zero.