User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1623
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) SPI_RST_CTRL
Register SPI_RST_CTRL Details
SDIO1_CPU1X_RST 1 rw 0x0 SDIO 1 master and slave AMBA interfaces reset:
0: de-assert (no reset)
1: assert (held in reset)
SDIO0_CPU1X_RST 0 rw 0x0 SDIO 0 master and slave AMBA interfaces reset:
0: de-assert (no reset)
1: assert (held in reset)
Name SPI_RST_CTRL
Relative Address 0x0000021C
Absolute Address 0xF800021C
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description SPI Software Reset Control
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:4 rw 0x0 Reserved. Writes are ignored, read data is zero.
SPI1_REF_RST 3 rw 0x0 SPI 1 Reference software reset. On assertion of this
reset, the Reference clock portion of the SPI 1
subsystem will be reset.
0: No reset
1: Reference clock portion of SPI 1 subsytem held
in reset
SPI0_REF_RST 2 rw 0x0 SPI 0 Reference software reset. On assertion of this
reset, the Reference clock portion of the SPI 0
subsystem will be reset.
0: No reset
1: Reference clock portion of SPI 0 subsytem held
in reset