User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1624
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) CAN_RST_CTRL
Register CAN_RST_CTRL Details
SPI1_CPU1X_RST 1 rw 0x0 SPI 1 AMBA software reset. On assertion of this
reset, the AMBA clock portion of the SPI 1
subsystem will be reset.
0: No reset
1: AMBA clock portion of SPI 1 subsytem held in
reset
SPI0_CPU1X_RST 0 rw 0x0 SPI 0 AMBA software reset. On assertion of this
reset, the AMBA clock portion of the SPI 0
subsystem will be reset.
0: No reset
1: AMBA clock portion of SPI 0 subsytem held in
reset
Name CAN_RST_CTRL
Relative Address 0x00000220
Absolute Address 0xF8000220
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description CAN Software Reset Control
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:4 rw 0x0 Reserved. Writes are ignored, read data is zero.
reserved 3 rw 0x0 Reserved.
Writes will maintain value
reserved 2 rw 0x0 Reserved.
Writes will maintain value