User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1625
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) I2C_RST_CTRL
Register I2C_RST_CTRL Details
CAN1_CPU1X_RST 1 rw 0x0 CAN 1 AMBA software reset. On assertion of this
reset, the AMBA clock portion of the CAN 1
subsystem will be reset.
0: No reset
1: AMBA clock portion of CAN 1 subsytem held
in reset
CAN0_CPU1X_RST 0 rw 0x0 CAN 0 AMBA software reset. On assertion of this
reset, the AMBA clock portion of the CAN 0
subsystem will be reset.
0: No reset
1: AMBA clock portion of CAN 0 subsytem held
in reset
Name I2C_RST_CTRL
Relative Address 0x00000224
Absolute Address 0xF8000224
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description I2C Software Reset Control
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:2 rw 0x0 Reserved. Writes are ignored, read data is zero.
I2C1_CPU1X_RST 1 rw 0x0 I2C 1 AMBA software reset. On assertion of this
reset, the AMBA clock portion of the I2C 1
subsystem will be reset.
0: No reset
1: AMBA clock portion of I2C 1 subsytem held in
reset
I2C0_CPU1X_RST 0 rw 0x0 I2C 0 AMBA software reset. On assertion of this
reset, the AMBA clock portion of the I2C 0
subsystem will be reset.
0: No reset
1: AMBA clock portion of I2C 0 subsytem held in
reset