User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1626
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) UART_RST_CTRL
Register UART_RST_CTRL Details
Register (slcr) GPIO_RST_CTRL
Name UART_RST_CTRL
Relative Address 0x00000228
Absolute Address 0xF8000228
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description UART Software Reset Control
Field Name Bits Type Reset Value Description
reserved 31:4 rw 0x0 Reserved. Writes are ignored, read data is zero.
UART1_REF_RST 3 rw 0x0 UART 1 Reference software reset.
0: deassert soft reset
1: assert soft reset
UART0_REF_RST 2 rw 0x0 UART 0 Reference software reset.
0: deassert soft reset
1: assert soft reset
UART1_CPU1X_RST 1 rw 0x0 UART 1 AMBA software reset. On assertion of
this reset, the AMBA clock portion of the UART 1
subsystem will be reset.
0: No reset
1: AMBA clock portion of UART 1 subsytem held
in reset
UART0_CPU1X_RST 0 rw 0x0 UART 0 AMBA software reset. On assertion of
this reset, the AMBA clock portion of the UART 0
subsystem will be reset.
0: No reset
1: AMBA clock portion of UART 0 subsytem held
in reset
Name GPIO_RST_CTRL
Relative Address 0x0000022C
Absolute Address 0xF800022C
Width 32 bits
Access Type rw
Reset Value 0x00000000