User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1627
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register GPIO_RST_CTRL Details
Register (slcr) LQSPI_RST_CTRL
Register LQSPI_RST_CTRL Details
Register (slcr) SMC_RST_CTRL
Description GPIO Software Reset Control
Field Name Bits Type Reset Value Description
reserved 31:1 rw 0x0 Reserved. Writes are ignored, read data is zero.
GPIO_CPU1X_RST 0 rw 0x0 GPIO AMBA software reset. On assertion of this
reset, the AMBA clock portion of the GPIO
subsystem will be reset.
0: No reset
1: AMBA clock portion of GPIO subsytem held in
reset
Name LQSPI_RST_CTRL
Relative Address 0x00000230
Absolute Address 0xF8000230
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Quad SPI Software Reset Control
Field Name Bits Type Reset Value Description
reserved 31:2 rw 0x0 Reserved. Writes are ignored, read data is zero.
QSPI_REF_RST 1 rw 0x0 Quad SPI Reference software reset. On assertion
of this reset, the Reference clock portion of the
QSPI subsystem will be reset.
0: No reset.
1: Reference clock portion of QSPI subsytem held
in reset.
LQSPI_CPU1X_RST 0 rw 0x0 Quad SPI AMBA software reset. On assertion of
this reset, the AMBA clock portion of the LQSPI
subsystem will be reset.
0: No reset
1: AMBA clock portion of QSPI subsytem held in
reset
Name SMC_RST_CTRL