User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1628
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register SMC_RST_CTRL Details
Register (slcr) OCM_RST_CTRL
Relative Address 0x00000234
Absolute Address 0xF8000234
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description SMC Software Reset Control
Field Name Bits Type Reset Value Description
reserved 31:2 rw 0x0 Reserved. Writes are ignored, read data is zero.
SMC_REF_RST 1 rw 0x0 SMC Reference software reset. On assertion of this
reset, the Reference clock portion of the SMC
subsystem will be reset.
0: No reset
1: Reference clock portion of SMC subsytem held
in reset
SMC_CPU1X_RST 0 rw 0x0 SMC AMBA software reset. On assertion of this
reset, the AMBA clock portion of the SMC
subsystem will be reset.
0: No reset
1: AMBA clock portion of SMC subsytem held in
reset
Name OCM_RST_CTRL
Relative Address 0x00000238
Absolute Address 0xF8000238
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description OCM Software Reset Control