User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1629
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register OCM_RST_CTRL Details
Register (slcr) FPGA_RST_CTRL
Register FPGA_RST_CTRL Details
Field Name Bits Type Reset Value Description
reserved 31:1 rw 0x0 Reserved. Writes are ignored, read data is zero.
OCM_RST 0 rw 0x0 OCM software reset. On assertion of this reset, the
OCM subsystem will be reset.
0: No reset
1: OCM subsytem held in reset
Name FPGA_RST_CTRL
Relative Address 0x00000240
Absolute Address 0xF8000240
Width 32 bits
Access Type rw
Reset Value 0x01F33F0F
Description FPGA Software Reset Control
Field Name Bits Type Reset Value Description
reserved 31:25 rw 0x0 Reserved. Writes are ignored, read data is zero.
reserved 24 rw 0x1 Reserved - always write with 0
reserved 23 rw 0x1 Reserved - always write with 0
reserved 22 rw 0x1 Reserved - always write with 0
reserved 21 rw 0x1 Reserved - always write with 0
reserved 20 rw 0x1 Reserved - always write with 0
reserved 19:18 rw 0x0 Reserved. Writes are ignored, read data is zero.
reserved 17 rw 0x1 Reserved - always write with 0
reserved 16 rw 0x1 Reserved - always write with 0
reserved 15:14 rw 0x0 Reserved. Writes are ignored, read data is zero.
reserved 13 rw 0x1 Reserved - always write with 0
reserved 12 rw 0x1 Reserved - always write with 0
reserved 11 rw 0x1 Reserved - always write with 0
reserved 10 rw 0x1 Reserved - always write with 0
reserved 9 rw 0x1 Reserved - always write with 0
reserved 8 rw 0x1 Reserved - always write with 0