User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1630
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) A9_CPU_RST_CTRL
reserved 7:4 rw 0x0 Reserved. Writes are ignored, read data is zero.
FPGA3_OUT_RST 3 rw 0x1 PL Reset 3 (FCLKRESETN3 output signal). Refer
to the PS7 wrapper in EDK for possible signal
inversion. Logic level on the FCLKRESETN3
signal:
0: De-assert reset (High logic level).
1: Assert Reset (Low logic state)
FPGA2_OUT_RST 2 rw 0x1 PL Reset 2 (FCLKRESETN2 output signal). Refer
to the PS7 wrapper in EDK for possible signal
inversion. Logic level on the FCLKRESETN2
signal:
0: De-assert reset (High logic level).
1: Assert Reset (Low logic state)
FPGA1_OUT_RST 1 rw 0x1 PL Reset 1 (FCLKRESETN1 output signal). Refer
to the PS7 wrapper in EDK for possible signal
inversion. Logic level on the FCLKRESETN1
signal:
0: De-assert reset (High logic level).
1: Assert Reset (Low logic state)
FPGA0_OUT_RST 0 rw 0x1 PL Reset 0 (FCLKRESETN0 output signal). Refer
to the PS7 wrapper in EDK for possible signal
inversion. Logic level on the FCLKRESETN0
signal:
0: De-assert reset (High logic level).
1: Assert Reset (Low logic state)
Name A9_CPU_RST_CTRL
Relative Address 0x00000244
Absolute Address 0xF8000244
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description CPU Reset and Clock control
Field Name Bits Type Reset Value Description