User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1631
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register A9_CPU_RST_CTRL Details
Register (slcr) RS_AWDT_CTRL
Register RS_AWDT_CTRL Details
Field Name Bits Type Reset Value Description
reserved 31:9 rw 0x0 Reserved. Writes are ignored, read data is zero.
PERI_RST 8 rw 0x0 CPU peripheral soft reset.
0: de-assert (no reset)
1: assert (held in reset)
reserved 7:6 rw 0x0 Reserved. Writes are ignored, read data is zero.
A9_CLKSTOP1 5 rw 0x0 CPU 1 clock stop control:
0: no stop (CPU runs)
1: clock stopped
A9_CLKSTOP0 4 rw 0x0 CPU 0 clock stop control:
0: no stop (CPU runs)
1: clock stopped
reserved 3:2 rw 0x0 Reserved. Writes are ignored, read data is zero.
A9_RST1 1 rw 0x0 CPU 1 software reset control:
0: de-assert (no reset)
1: assert (held in reset)
A9_RST0 0 rw 0x0 CPU 0 software reset control:
0: de-assert (no reset)
1: assert (held in reset)
Name RS_AWDT_CTRL
Relative Address 0x0000024C
Absolute Address 0xF800024C
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description Watchdog Timer Reset Control
Field Name Bits Type Reset Value Description
reserved 31:2 rw 0x0 Reserved. Writes are ignored, read data is zero.