User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1632
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) REBOOT_STATUS
Register REBOOT_STATUS Details
The Reboot Status persistent through all resets except Power-on reset.
CTRL1 1 rw 0x0 Select the target for the APU watchdog timer 1
reset signal. Route the WDT reset to:
0: the same system level as PS_SRST_B
1: the CPU associated with the watchdog timer
CTRL0 0 rw 0x0 Select the target for the APU watchdog timer 0
reset signal. Route the WDT reset to:
0: the same system level as PS_SRST_B
1: the CPU associated with the watchdog timer
Name REBOOT_STATUS
Relative Address 0x00000258
Absolute Address 0xF8000258
Width 32 bits
Access Type rw
Reset Value 0x00400000
Description Reboot Status, persistent
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
REBOOT_STATE 31:24 rw 0x0 General 32-bit R/W field to allow software to
store information that persists through all resets
except power-on reset.
This field is reset by POR only. The ROM will put
the last known reset reason into this register.
reserved 23 rw 0x0 Reserved.
POR 22 rw 0x1 Last reset was due to POR (power on reset), if set.
This field is written by ROM code.
SRST_B 21 rw 0x0 Last reset was due to SRST_B (soft reset), if set.
This field is written by ROM code.
DBG_RST 20 rw 0x0 Last reset was due to debug system
reset, if set. This field is written by ROM code.
SLC_RST 19 rw 0x0 Last reset was due to SLC soft reset, if set.
This field is written by ROM code.
AWDT1_RST 18 rw 0x0 Last reset was due to APU watchdog timer 1, if
set. This field is written by ROM code.