User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1633
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) BOOT_MODE
Register BOOT_MODE Details
Boot mode strapping pins are sampled when Power-on Reset deasserts. The logic levels are stored in this
register. The explanation of these boot mode pin settings are explained in the boot mode section of the
Zynq Technical Reference Manual.
AWDT0_RST 17 rw 0x0 Last reset was due to APU watchdog timer 0, if
set.
This field is written by ROM code
SWDT_RST 16 rw 0x0 Last reset was due to system watchdog timeout, if
set (see watchdog status for more details). This
field is written by ROM code
BOOTROM_ERROR_C
ODE
15:0 rw 0x0 This field is written by the BootROM to describe
errors that occur during the boot proceess. Refer
to the BootROM debug status section in the
Zynq-7000 Technical Reference Manual, UG585.
Name BOOT_MODE
Relative Address 0x0000025C
Absolute Address 0xF800025C
Width 32 bits
Access Type mixed
Reset Value x
Description Boot Mode Strapping Pins
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
reserved 31:5 rw 0x0 Reserved. Writes are ignored, read data is zero.
PLL_BYPASS 4 ro 0x0 Boot mode pins are sampled when Power-on
Reset deasserts. The logic levels are stored in this
register. The PLL_BYPASS pin sets the initial
operating mode of all three PLL clocks (ARM, IO
and DDR):
0: PLLs are enabled and their outputs are routed
to the clock generators
1: PLLs are disabled and bypassed
BOOT_MODE 3:0 ro x Boot mode pins are sampled when Power-on
Reset deasserts. The logic levels are stored in this
register. The interpretation of these boot mode
values are explained in the boot mode section of
the Zynq Technical Reference Manual.