User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1634
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (slcr) APU_CTRL
Register APU_CTRL Details
Register (slcr) WDT_CLK_SEL
Name APU_CTRL
Relative Address 0x00000300
Absolute Address 0xF8000300
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description APU Control
Field Name Bits Type Reset Value Description
reserved 31:3 rw 0x0 Reserved. Writes are ignored, read data is zero.
CFGSDISABLE 2 rw 0x0 Disable write access to some system control
processor registers, and some GIC registers. Set
only. Once set, individual core reset cannot reset
this value.
This field is reset by POR only.
CP15SDISABLE 1:0 rw 0x0 Disable write access to some system control
processor (CP15) registers, in each processor. Set
only. Once set, individual core reset cannot reset
this value.
This field is reset by POR only.
Name WDT_CLK_SEL
Relative Address 0x00000304
Absolute Address 0xF8000304
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description SWDT clock source select