User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 1637
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register PSS_IDCODE Details
Register (slcr) DDR_URGENT
Register DDR_URGENT Details
Field Name Bits Type Reset Value Description
REVISION 31:28 ro x Revision code
FAMILY 27:21 ro 0x1B Family code
SUBFAMILY 20:17 ro 0x9 Subfamily code
DEVICE 16:12 ro x Device code
7z007s: 0x03
7z012s: 0x1c
7z014s: 0x08
7z010: 0x02
7z015: 0x1b
7z020: 0x07
7z030: 0x0c
7z035: 0x12
7z045: 0x11
7z100: 0x16
MANUFACTURER_ID 11:1 ro 0x49 Manufacturer ID
reserved 0 ro 0x1 Reserved. Writes are ignored, read data is one.
Name DDR_URGENT
Relative Address 0x00000600
Absolute Address 0xF8000600
Width 32 bits
Access Type rw
Reset Value 0x00000000
Description DDR Urgent Control
Field Name Bits Type Reset Value Description
reserved 31:8 rw 0x0 Reserved
S3_ARURGENT 7 rw 0x0 Set Read port 3 prioritization.
S2_ARURGENT 6 rw 0x0 Set Read port 3 prioritization.
S1_ARURGENT 5 rw 0x0 Set Read port 2 prioritization.
S0_ARURGENT 4 rw 0x0 Set Read port 0 prioritization.
S3_AWURGENT 3 rw 0x0 Set Write port 3 prioritization.